Amazon cover image
Image from Amazon.com

Strain-engineered MOSFETs / .K. Maiti, T.K. Maiti.

By: Contributor(s): Material type: TextTextPublisher: Boca Raton, Fla. : CRC Press, 2013Description: 1 online resource (xix, 300 pages)Content type:
  • text
Media type:
  • unmediated
Carrier type:
  • volume
ISBN:
  • 9781315216577
Subject(s): Additional physical formats: Print version: : No titleDDC classification:
  • 621.3815284 M232
LOC classification:
  • TK7871.99.M44 M248 2013
Online resources:
Contents:
1. Introduction -- 2. Substrate-induced strain engineering in CMOS technology -- 3. Process-induced stress engineering in CMOS technology -- 4. Electronic properties of strain-engineered semiconductors -- 5. Strain-engineered MOSFETs -- 6. Noise in strain-engineered devices / C. Mukherjee -- 7. Technology CAD of strain-engineered MOSFETs -- 8. Reliability and degradation of strain-engineered MOSFETs -- 9. Process compact modelling of strain-engineered MOSFETs -- 10. Process-aware design of strain-engineered MOSFETs -- 11. Conclusions.
Summary: "This book brings together new developments in the area of spin-engineered MOSFETs using high-mobility substrates such as SIGe, strained-Si, germanium-on-insulator, and III-V semiconductors. The authors cover the materials aspects, principles, design, fabrication, and applications of advanced devices. They present a full TCAD methodology for strain-engineering in Si CMOS technology involving data flow from process simulation to systematic process variability simulation and generation of SPICE process compact models for manufacturing for yield optimization"-- Provided by publisher.
Star ratings
    Average rating: 0.0 (0 votes)
No physical items for this record

1. Introduction -- 2. Substrate-induced strain engineering in CMOS technology -- 3. Process-induced stress engineering in CMOS technology -- 4. Electronic properties of strain-engineered semiconductors -- 5. Strain-engineered MOSFETs -- 6. Noise in strain-engineered devices / C. Mukherjee -- 7. Technology CAD of strain-engineered MOSFETs -- 8. Reliability and degradation of strain-engineered MOSFETs -- 9. Process compact modelling of strain-engineered MOSFETs -- 10. Process-aware design of strain-engineered MOSFETs -- 11. Conclusions.

"This book brings together new developments in the area of spin-engineered MOSFETs using high-mobility substrates such as SIGe, strained-Si, germanium-on-insulator, and III-V semiconductors. The authors cover the materials aspects, principles, design, fabrication, and applications of advanced devices. They present a full TCAD methodology for strain-engineering in Si CMOS technology involving data flow from process simulation to systematic process variability simulation and generation of SPICE process compact models for manufacturing for yield optimization"-- Provided by publisher.

There are no comments on this title.

to post a comment.